

**Electrical and Computer Engineering Department** 

Written by:

Group K

**Brandon Contreras** 

Daniele Ricciardelli

ECE 2200L:

Experiment Number 11 & 12

MOSFET and BJT Logic Inverters

Professor Mostafa Yazdy

Fall 2024

Thursday

November 23<sup>rd</sup>, 2024

#### **Background Information:**

A JFET is a Type of FET that we work with. A JFET is a short for junction field-effect transistor.

#### Objective:

To study the transfer characteristic and output characteristics of the Metal Oxide

Semiconductor Field Effect Transistor (MOSFET) through DC Sweep Simulation

and Primary/Secondary Sweep Simulation. To study the applications of MOSFET and BJT devices
to digital logic circuits. A MOSFET gate inverter and a BJT base inverter will be investigated. To

find noise margins from VTC (Voltage Transfer Characteristic)

### Pre-Lab:

- 1) Study the MOSFET sections of your textbook.
- 2) Capture the circuit in Figure 1 in PSPICE.
- 3) Using SPICE, ramp the DC input from 0 to 5V in 0.1V steps. Have SPICE plot the VOUT vs. VIN (DC sweep simulation).





### Lab Report (11):

1) Find the "Transfer Characteristic" (relationship between the drain current ID and the gate source voltage VGS) for an N-Channel MOSFET.

Run simulation (DC sweep) changing Vgs from 0 to 3V or 4V with increments of 0.1V (Fig. 1). This graph is the "Transfer Characteristic" of the MOSFET. From this characteristic, determine the "Threshold Voltage" Vth.

2) Find the "Output Characteristic" using Primary/Secondary DC sweep:

A primary voltage sweep for Vdd (Fig. 2), changing from 0 to 15 V with intervals of 1V and a secondary voltage sweep for Vgs, with voltage values of: Vth, Vth + 0.2V, Vth + 0.4V, and Vth + 0.6V. Start value: Vth (which was found in part1, end value=Vth+0.6V, increments of 0.2V).





## Lab Report (12):

# 1. <u>Figure 1:</u>

| Mosfet |          |
|--------|----------|
| Vin    | Vo       |
| 0      | 5        |
| 0.5    | 5        |
| 1      | 4.97     |
| 1.1    | 4.94     |
| 1.2    | 4.85     |
| 1.3    | 4.65     |
| 1.4    | 4.11     |
| 1.5    | 2.61     |
| 1.6    | 6.97E-02 |
| 1.7    | 2.14E-02 |
| 1.8    | 1.04E-02 |
| 1.9    | 6.40E-03 |
| 2      | 4.52E-03 |
| 2.5    | 1.97E-03 |
| 3      | 1.51E-03 |
| 3.5    | 1.31E-03 |
| 4      | 1.20E-03 |
| 4.5    | 1.12E-03 |
| 5      | 1.07E-03 |





# From graph:

- *VIL* = 1.5 V
- *VOH* = 5 V
- *VIH* = 1.6 V
- *VOL* = 0.0045 V
- NML = VIL VOL = 1.5 0.045 = 1.4955 V
- NMH = VOH VIL = 5 1.6 = 3.4 V

# 2. *Figure 2*:

| BJT  |          |
|------|----------|
| Vin  | Vo       |
| 0    | 5        |
| 0.25 | 5        |
| 0.5  | 4.99     |
| 0.6  | 4.7      |
| 0.7  | 3.89     |
| 0.8  | 2.6      |
| 0.9  | 1.27     |
| 1    | 2.18E-01 |
| 1.1  | 1.71E-01 |
| 1.2  | 1.52E-01 |
| 1.3  | 1.41E-01 |
| 1.4  | 1.33E-01 |
| 1.5  | 1.26E-01 |
| 1.6  | 1.21E-01 |
| 1.7  | 1.17E-01 |
| 1.8  | 1.13E-01 |
| 1.9  | 1.10E-01 |
| 2    | 1.07E-01 |
| 2.5  | 9.70E-02 |
| 3    | 9.00E-02 |
| 3.5  | 8.40E-02 |
| 4    | 7.90E-02 |
| 4.5  | 7.50E-02 |
| 5    | 7.20E-02 |





## From graph:

- *VIL* = 0.8 V
- *VOH* = 5 V
- *VIH* = 1 V
- *VOL* = 0.107 V
- NML = VIL VOL = 0.8 0.107 = 0.693 V
- NMH = VOH VIL = 5 1 = 4 V

### Mosftet



BJT



#### Proof:



### **Conclusion:**

In this experiment, we designed and constructed a circuit using both BJT and MOSFET transistors to implement inverters. Through our analysis and measurements, we observed that the MOSFET demonstrated a higher noise margin compared to the BJT. This indicates that the MOSFET is more tolerant of noise and can provide greater stability in digital logic applications. However, it also highlights that the BJT, with its lower noise margin, may offer better noise rejection characteristics under certain conditions, making it suitable for specific analog applications where precision is critical. This comparison between the two transistor types provided valuable insights into their strengths and limitations in inverter circuit design.